Description
Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions.
_big_They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products._
These engineers play a crucial role in advancing technology and enabling innovations in various industries.
As a Staff Engineer in our Analog Design team, you will be responsible for designing and developing full custom analog circuit macros for high-speed SERDES PHY IP.
Your responsibilities will include designing and developing full custom analog circuit macros for high-speed SERDES PHY IP, including transceivers, voltage/current-mode drivers, PLLs, DLLs, equalizers (CTLE, FFE, DFE), impedance calibrators, serializers/deserializers, VCOs, phase interpolators, bandgap references, and clock data recovery circuits.
You will also collaborate with cross-functional teams locally and globally to refine circuit implementations and achieve optimal power, area, and performance targets.
In addition, you will ensure analog sub-block performance adheres to SerDes standards and architecture specification documents.
You will lead verification strategies using advanced simulator features to guarantee the highest quality design outcomes.
You will oversee physical layout processes to minimize parasitic effects, device stress, and process variations.
You will present simulation data for peer and customer reviews, and document design features and test plans.
You will consult on electrical characterization and support the integration of your circuit within the SerDes IP product.
You will handcraft high-performance clock and data paths using digital/CMOS logic cells and verify timing margins with SPICE and STA tools.
You will address ESD and latch-up design verification, crosstalk coupling impacts, and ensure robust mixed-signal analog design.
The impact you will have includes accelerating development of high-performance silicon chips critical to emerging technologies like AI, IoT, and 5G.
You will optimize chip designs for power, cost, and performance, helping customers reduce project schedules by months.
You will advance Synopsys' leadership in high-speed interface IP and mixed-signal design innovation.
You will contribute to the creation of next-generation processes and models for manufacturing advanced chips.
You will support global collaboration, knowledge sharing, and technical excellence across teams and sites.
You will enhance customer satisfaction by delivering reliable, scalable, and high-quality analog IP solutions.
You will drive technical best practices and mentor junior engineers, strengthening the team's capabilities.