Synopsys

Layout Design, Staff Engineer-16003

Synopsys
onsite staff full-time Ottawa
Apply →

First indexed 5 Apr 2026

Description

Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.

As a Layout Design Engineer, you will be designing and implementing complex analog and mixed-signal CMOS circuit layouts, with a focus on high-speed SerDes physical interfaces. You will collaborate with circuit designers to translate schematics into robust, manufacturable layouts that meet performance, power, and area requirements.

Responsibilities:

  • Designing and implementing complex analog and mixed-signal CMOS circuit layouts, with a focus on high-speed SerDes physical interfaces.
  • Collaborating with circuit designers to translate schematics into robust, manufacturable layouts that meet performance, power, and area requirements.
  • Performing floor planning, layout entry, and comprehensive verification to ensure design quality and compliance with foundry rules.
  • Applying advanced techniques to mitigate signal integrity issues, ESD, and latch-up risks, including differential routing, shielding, and substrate biasing.
  • Optimizing layouts for reliability, matching, and minimizing parasitic effects such as EM and IR drop.
  • Supporting design porting activities to enable seamless migration of layouts across multiple foundry nodes and technology platforms.
  • Documenting layout methodologies, best practices, and validation results to support knowledge sharing and continuous improvement.

Requirements:

  • Bachelor or advanced degree in Electrical or Computer Engineering (or equivalent) with a solid background in transistor-level design.
  • 5+ years of experience in analog and mixed-signal CMOS layout design, including complex integrated circuits.
  • Expertise in deep submicron CMOS technologies and layout effects (matching, reliability, proximity, EM, IR, etc.).
  • Proficiency in layout floor planning, verification, and quality validation using industry-standard EDA tools.
  • Strong knowledge of signal integrity, ESD, and latch-up mitigation techniques.
  • Familiarity with UNIX operating systems and scripting languages (TCL, Python) is a plus.
  • Experience with Synopsys EDA tools is highly desirable.

Who You Are:

  • Detail-oriented and quality-focused, with a commitment to delivering robust and reliable designs.
  • Excellent communicator, able to articulate technical concepts clearly to diverse audiences.
  • Collaborative team player who builds productive relationships and networks effectively.
  • Self-motivated, organized, and able to manage multiple priorities in a dynamic environment.
  • Strong problem-solving skills and critical judgment, with a proactive approach to overcoming challenges.
  • Adaptable and eager to learn new technologies and methodologies.

The Impact You Will Have:

  • Accelerate the development of cutting-edge silicon IP, enabling faster integration of advanced capabilities into SoCs.
  • Enhance the performance, reliability, and manufacturability of high-speed interface solutions for next-generation applications.
  • Reduce time-to-market and risk for customers by delivering high-quality, validated layout designs.
  • Contribute to the innovation of analog and mixed-signal design methodologies within a global team.
  • Support the creation of differentiated products that power the Era of Smart Everything, from AI to IoT and beyond.
  • Foster a culture of collaboration, knowledge sharing, and technical excellence within the team and across the organization.

The Team You'll Be A Part Of:

You will join a dynamic, international team focused on developing high-speed SerDes physical interfaces and supporting analog blocks for advanced SoC solutions. Our team values innovation, collaboration, and technical excellence, working closely with circuit designers, verification engineers, and global partners to deliver industry-leading silicon IP. We foster a supportive environment where knowledge sharing and continuous learning are encouraged, and where your contributions will directly impact the success of our products and customers.

Rewards and Benefits:

We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.

This listing is enriched and indexed by YubHub. To apply, use the employer's original posting: https://careers.synopsys.com/job/ottawa/layout-design-staff-engineer-16003/44408/92625958368